# Digital Design and Computer Organization Laboratory UE19CS206

### 3<sup>rd</sup> Semester, Academic Year 2020-21

Name : SRN : Section : Adarsh Kumar PES2UG20CS016

Week # : 7 Date: 11/11/2021

# <u>Title of the Program:</u> Microprocessor Control Logic Code:

```
module ir (input wire clk, reset, load, input wire [15:0] din, output wire [15:0] dout);
 dfrl dfrl 0 (clk, reset, load, din['h0], dout['h0]);
 dfrl dfrl 1 (clk, reset, load, din['h1], dout['h1]);
 dfrl dfrl_2 (clk, reset, load, din['h2], dout['h2]);
 dfrl dfrl_3 (clk, reset, load, din['h3], dout['h3]);
 dfrl dfrl 4 (clk, reset, load, din['h4], dout['h4]);
 dfrl dfrl 5 (clk, reset, load, din['h5], dout['h5]);
 dfrl dfrl 6 (clk, reset, load, din['h6], dout['h6]);
 dfrl dfrl 7 (clk, reset, load, din['h7], dout['h7]);
 dfrl dfrl 8 (clk, reset, load, din['h8], dout['h8]);
 dfrl dfrl 9 (clk, reset, load, din['h9], dout['h9]);
 dfrl dfrl a (clk, reset, load, din['ha], dout['ha]);
 dfrl dfrl b (clk, reset, load, din['hb], dout['hb]);
 dfrl dfrl c (clk, reset, load, din['hc], dout['hc]);
 dfrl dfrl d (clk, reset, load, din['hd], dout['hd]);
 dfrl dfrl e (clk, reset, load, din['he], dout['he]);
```

```
dfrl dfrl_f (clk, reset, load, din['hf], dout['hf]);
endmodule
```

module control\_logic (input wire clk, reset, input wire [15:0] cur\_ins, output wire [2:0] rd\_addr\_a, rd\_addr\_b, wr\_addr, output wire [1:0] op, output wire pc\_inc, load\_ir, wr\_reg);

```
assign rd addr a[0] = cur ins[0];
 assign rd addr a[1] = cur ins[1];
 assign rd_addr_a[2] = cur_ins[2];
 assign rd_addr_b[0] = cur_ins[3];
 assign rd_addr_b[1] = cur_ins[4];
 assign rd_addr_b[2] = cur_ins[5];
 assign wr addr[0] = cur ins[6];
 assign wr addr[1] = cur ins[7];
 assign wr addr[2] = cur ins[8];
 assign op[0] = cur ins[9];
 assign op[1] = cur ins[10];
 wire t1,t2,t3;
 or3 o1(cur_ins[11],cur_ins[12],cur_ins[13],t1);
 or3 o2(cur_ins[14],cur_ins[15],t1,t2);
 invert o3(t2,t3);
 dfsl g1(clk,reset,1'b1,pc inc,load ir);
 dfrl g2(clk,reset,1'b1,load ir,pc inc);
 and2 o4(pc inc, t3,wr reg);
```

#### endmodule

```
module mproc (input wire clk, reset, input wire [15:0] ins, output wire [15:0] addr);
wire pc_inc, cout; wire [2:0] rd_addr_a, rd_addr_b, wr_addr; wire [1:0] op; wire [15:0] cur_ins, d_out_a, d_out_b;

pc pc_0 (clk, reset, pc_inc, 1'b0, 1'b0, 16'b0, addr);
ir ir_0 (clk, reset, load_ir, ins, cur_ins);
control_logic control_logic_0 (clk, reset, cur_ins, rd_addr_a, rd_addr_b, wr_addr, op, pc_inc, load_ir, wr_reg);
reg_alu reg_alu_0 (clk, reset, 1'b1, wr_reg, op, rd_addr_a, rd_addr_b, wr_addr, 16'b0, d_out_a, d_out_b, cout);
endmodule
```

## **Output waveform**

#### TERMINAL:



#### **WAVEFORM:**

